# **BECKHOFF** # CB3050 ## Manual rev. 1.3 ## **Contents** | 0 | Docu | Document History5 | | | | | | | | |---|-------|--------------------------------|----|--|--|--|--|--|--| | 1 | | duction | | | | | | | | | | 1.1 | Notes on the Documentation | 6 | | | | | | | | | 1.1.1 | Liability Conditions | 6 | | | | | | | | | 1.1.2 | Copyright | 6 | | | | | | | | | 1.2 | Safety Instructions | | | | | | | | | | 1.2.1 | Disclaimer | | | | | | | | | | 1.2.2 | | | | | | | | | | | 1.3 | Essential Safety Measures | | | | | | | | | | 1.3.1 | • | | | | | | | | | | 1.3.2 | | | | | | | | | | | 1.3.3 | | | | | | | | | | | 1.4 | Functional Range | | | | | | | | | 2 | Over | view | | | | | | | | | | 2.1 | Features | 10 | | | | | | | | | 2.2 | Specifications and Documents | 12 | | | | | | | | 3 | Detai | iled Description | | | | | | | | | | 3.1 | Power Supply | | | | | | | | | | 3.2 | CPU | | | | | | | | | | 3.3 | Memory | 13 | | | | | | | | 4 | Conn | nectors | 14 | | | | | | | | | 4.1 | Connector Map | 14 | | | | | | | | | 4.2 | Power Supply | | | | | | | | | | 4.3 | System | | | | | | | | | | 4.4 | External CMOS Battery | | | | | | | | | | 4.5 | Memory | | | | | | | | | | 4.6 | VGA/DVI | 21 | | | | | | | | | 4.7 | LVDS | 22 | | | | | | | | | 4.8 | Touch Screen | 24 | | | | | | | | | 4.9 | USB | 25 | | | | | | | | | 4.10 | LAN1 | 26 | | | | | | | | | 4.11 | LAN2 | 27 | | | | | | | | | 4.12 | Audio | 28 | | | | | | | | | 4.13 | IDE Interfaces | 29 | | | | | | | | | 4.14 | Serial Interface COM1 | 31 | | | | | | | | | 4.15 | Serial Ports COM2 through COM4 | 32 | | | | | | | | | 4.16 | SMB/I2C | 33 | | | | | | | | | 4.17 | Mini-PCI | 34 | | | | | | | | | 4.18 | GPIO | 36 | | | | | | | | | 4.19 | Fan Connectors | 37 | | | | | | | | 5 | BIOS | S Settings | 38 | | | | | | | | | 5.1 | Remarks for Setup Use | 38 | | | | | | | | | 5.2 | Top Level Menu | 38 | | | | | | | | | 5.3 | Standard CMOS Features | 39 | | | | | | | | | 5.3.1 | IDE Primary Master/Slave | 40 | | | | | | | | | 5.4 | Advanced BIOS Features | 41 | | | | | | | | | | | | | | | | | | ## Contents | | 5.4. | 1 CPU Feature | 43 | |---|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | 5.5 | Advanced Chipset Features | 44 | | | 5.6 | Integrated Peripherals | 46 | | | 5.6. | 1 OnChip IDE Devices | 47 | | | 5.6. | 2 Onboard Devices | 48 | | | 5.6. | 3 SuperIO Devices | 49 | | | 5.7 | Power Management Setup | 50 | | | 5.8 | PnP/PCI Configuration | 52 | | | 5.8. | 1 IRQ Resources | 53 | | | 5.8. | 2 Memory Resources | 54 | | | 5.9 | PC Health Status | 55 | | | 5.10 | Frequency/Voltage Control | 57 | | | 5.11 | Load Fail-Safe Defaults | 58 | | | 5.12 | Load Optimized Defaults | | | | 5.13 | Set Password | 58 | | | 5.14 | Save & Exit Setup | | | | 5.15 | Exit Without Saving | | | 6 | BIO | S update | 59 | | 7 | Med | hanical Drawing | | | | 7.1 | PCB: Mounting Holes | 60 | | | 7.2 | PCB: Pin 1 Dimensions | | | | 7.3 | PCB: Heat Spreader | | | 8 | Tec | hnical Data | | | | 8.1 | Electrical Data | | | | 8.2 | Environmental Conditions | 63 | | | 8.3 | Thermal Specifications | | | 9 | Sup | port and Service | | | | 9.1 | Beckhoff's Branch Offices and Representatives | | | | 9.2 | Beckhoff Headquarters | | | | 9.2. | and the state of t | | | | 9.2. | | | | I | | ex: Post-Codes | | | Ш | | ex: Resources | | | | | O Range | | | | | lemory Range | | | | | nterrupt | | | | | CI Devices | | | | E S | MB Devices | 70 | ## **0** Document History | Version | Changes | | | | | | |---------|-------------------------------------------------------------------------|--|--|--|--|--| | | first pre-release | | | | | | | | updated resources section, updated block diagram, several minor changes | | | | | | | 1.0 | pdated PCI table in annex, several minor changes | | | | | | | | updated contact details, minor changes | | | | | | | | image labels now language independent | | | | | | | 1.3 | added connector map, updated COM4 description, minor changes | | | | | | ## NOTE All company names, brand names, and product names referred to in this manual are registered or unregistered trademarks of their respective holders and are, as such, protected by national and international law. ## 1 Introduction **Chapter:** Introduction #### 1.1 Notes on the Documentation This description is only intended for the use of trained specialists in control and automation engineering who are familiar with the applicable national standards. It is essential that the following notes and explanations are followed when installing and commissioning these components. #### 1.1.1 Liability Conditions The responsible staff must ensure that the application or use of the products described satisfy all the requirements for safety, including all the relevant laws, regulations, guidelines and standards. The documentation has been prepared with care. The products described are, however, constantly under development. For that reason the documentation is not in every case checked for consistency with performance data, standards or other characteristics. None of the statements of this manual represents a guarantee (Garantie) in the meaning of § 443 BGB of the German Civil Code or a statement about the contractually expected fitness for a particular purpose in the meaning of § 434 par. 1 sentence 1 BGB. In the event that it contains technical or editorial errors, we retain the right to make alterations at any time and without warning. No claims for the modification of products that have already been supplied may be made on the basis of the data, diagrams and descriptions in this documentation. #### 1.1.2 Copyright © This documentation is copyrighted. Any reproduction or third party use of this publication, whether in whole or in part, without the written permission of Beckhoff Automation GmbH, is forbidden. Safety Instructions Chapter: Introduction ## 1.2 Safety Instructions Please consider the following safety instructions and descriptions. Product specific safety instructions are to be found on the following pages or in the areas mounting, wiring, commissioning etc. #### 1.2.1 Disclaimer All the components are supplied in particular hardware and software configurations appropriate for the application. Modifications to hardware or software configurations other than those described in the documentation are not permitted, and nullify the liability of Beckhoff Automation GmbH. #### 1.2.2 Description of Safety Symbols The following safety symbols are used in this documentation. They are intended to alert the reader to the associated safety instructions. #### **ACUTE RISK OF INJURY!** If you do not adhere to the safety advise next to this symbol, there is immediate danger to life and health of individuals! #### RISK OF INJURY! If you do not adhere to the safety advise next to this symbol, there is danger to life and health of individuals! ## HAZARD TO INDIVIDUALS, ENVIRONMENT, DEVICES, OR DATA! If you do not adhere to the safety advise next to this symbol, there is obvious hazard to individuals, to environment, to materials, or to data. #### **NOTE OR POINTER** This symbol indicates information that contributes to better understanding. #### **Chapter:** Introduction ## 1.3 Essential Safety Measures #### 1.3.1 Operator's Obligation to Exercise Diligence The operator must ensure that - the product is only used for its intended purpose - the product is only operated in sound condition and in working order - the instruction manual is in good condition and complete, and always available for reference at the location where the products are used - o the product is only used by suitably qualified and authorised personnel - the personnel is instructed regularly about relevant occupational safety and environmental protection aspects - the operating personnel is familiar with the operating manual and in particular the safety notes contained herein ## 1.3.2 National Regulations Depending on the Machine Type Depending on the type of machine and plant in which the product is used, national regulations governing the controllers of such machines will apply, and must be observed by the operator. These regulations cover, amongst other things, the intervals between inspections of the controller. The operator must initiate such inspections in good time. #### 1.3.3 Operator Requirements Read the operating instructions All users of the product must have read the operating instructions for the system they work with. o System know-how All users must be familiar with all accessible functions of the product. Functional Range Chapter: Introduction ## 1.4 Functional Range ## NOTE The descriptions contained in the present documentation represent a detailed and extensive product description. As far as the described motherboard was acquired as an integral component of an Industrial PC from Beckhoff Automation GmbH, this product description shall be applied only in limited scope. Only the contractually agreed specifications of the corresponding Industrial PC from Beckhoff Automation GmbH shall be relevant. Due to several models of Industrial PCs, variations in the component placement of the motherboards are possible. Support and service benefits for the built-in motherboard will be rendered by Beckhoff Automation GmbH exclusively as specified in the product description (inclusive operation system) of the particular Industrial PC. Chapter: Overview Features ## 2 Overview #### 2.1 Features The CB3050 is a highly complex 3,5-inch board with the functionalities of a motherboard. It is equipped with either an Intel® Celeron® M or an Intel® Pentium® M CPU, with up to 2 GByte DDR-RAM via SO-DIMM200, with a Mini-PCI-bus and with additional periphery such as four serial busses, two LAN-connectors, sound input and output, six USB channels, CRT and TFT connectors and two IDE channels. Furthermore, a touch screen can be connected to the board. - Processor Intel® Celeron® M, Intel® Celeron® M ULV, or Intel® Pentium® M up to 1,8GHz - Chipset Intel® 855GME and Intel ICH4 - o DDR-RAM via 2 x SO-DIMM200 up to 2 GByte DDR-333 with ECC - Four serial interfaces COM1 up to COM4 - o 1x Ethernet 10/100 (BaseT), 1x Ethernet 10/100/1000 (BaseT). - o Two IDE interfaces - o PS/2 keyboard / mouse interface - o Six USB 2.0 interfaces - o AWARD® BIOS 6.10 - o CRT connection - o DVI connection - o TFT connection, LVDS 18/24 bit (single and dual pixel displays) - AC97 compatible sound controller with SPDIF in and out Chapter: Overview Features - RTC with external CMOS battery 5V single supply voltage Mini-PCI Interface Touch screen interface - o Size 102 mm x 147 mm ## 2.2 Specifications and Documents In making this manual and for further reading of technical documentation the following documents, specifications and web-pages were used and are recommended. - § PCI specification version 2.3 and 3.0 www.pcisig.com - § Mini-PCI specification version 1.0 www.pcisig.com - § ACPI specification version 3.0 www.acpi.info - § ATA/ATAPI specification version 7 rev. 1 www.t13.org - § USB specifications www.usb.org - § SM-Bus specification version 2.0 www.smbus.org - § Intel chip description 855GM/GME datasheet, design guide www.intel.com - § Intel chip description ICH4 datasheet www.intel.com - § Winbond chip description W83627HF datasheet www.winbond-usa.com or www.winbond.com.tw - § Intel chip description 82541ER datasheet www.intel.com - § Intel chip description 82551ER datasheet www.intel.com - § Intel chip description 82562EZ datasheet www.intel.com - § ICS chip description ICS950813 datasheet www.icst.com - § Chrontel chip description Chrontel 7301C www.chrontel.com - § Elo TouchSystems chip description COACh3 www.elotouch.de (NDA required) ## 3 Detailed Description ## 3.1 Power Supply The power supply of the hardware module is effected via the power connector. The board requires an operating voltage of 5 volt $\pm$ 5%. The two fan connectors can be attached to 12 volt if required. #### 3.2 CPU The board can be ordered with one of the following processors employed: Intel® Celeron® M, Intel® Celeron® M ULV, Intel® Pentium® M. The package type allows a maximum DIE temperature of 100 degrees Celsius and accords highest possible security even in rough environment. The processors include a second level cache of up to 2 MByte, depending on which model is used. Furthermore the processors offer many features known from the desktop range such as MMX2, serial number, loadable microcode etc. ## 3.3 Memory There is one conventional SO-DIMM200 socket available to equip the board with memory. For mechanical reasons it is possible that particular memory modules cannot be employed. Please ask your sales representative for recommended memory modules. With currently available SO-DIMM200 modules a memory extension up to 2 GByte is possible (DDR-333). #### NOTE For higher security demands SO-DIMM200 modules with ECC parity checking are available. The BIOS will use this option automatically, though it can be manually disabled in setup. You may notice a performance decrease with ECC enabled, when using higher video resolutions. Chapter: Connectors Connector Map ## 4 Connectors ## 4.1 Connector Map Please use the connector map below for quick reference. Only connectors on the component side are shown. For more information on each connector refer to the table below. | Ref-No. | Function | Page | |-------------|----------------------------------|-------| | J400/1 | "IDE Interfaces" | p. 29 | | P401/2 | "IDE Interfaces" | p. 29 | | U500/1 | "Memory" | p. 18 | | P700 | "GPIO" | p. 36 | | P800 | "LAN1" | p. 26 | | P900 | "LAN2" | p. 27 | | P1100 | "LVDS" | p. 22 | | P1101 | "VGA/DVI" | p. 21 | | P1200/J1200 | "Touch Screen" | p. 24 | | P1201 | "SMB/I2C" | p. 33 | | P1202 | "Audio" | p. 28 | | P1203 | "System" | p. 16 | | P1300 | "Serial Interface COM1" | p. 31 | | P1301 | "Mini-PCI" | p. 34 | | P1302/4 | "USB" | p. 25 | | P1303/8 | "Serial Ports COM2 through COM4" | p. 32 | | P1306 | "USB" | p. 25 | | P1307/9 | "Fan Connectors" | p. 37 | | P1401 | "External CMOS Battery" | p. 17 | | P1400 | "Power Supply" | p. 15 | Power Supply Chapter: Connectors ## 4.2 Power Supply The power supply of the hardware module is effected via a 2x8-pin connector (Molex PS 43045-16xx, mating connector: Molex PS 43025-16xx). The pins for 12 volt have the sole purpose of supplying one or both fans with the necessary current. Thus, when no fan is installed, these pins have no function. COM3 RXD and TXD can also be used for connecting a second power supply unit, e. g. for UPS. As an ordering option SMBus signals SCL/SDA can be provided (replacing COM3 TXD/RXD). | Description | Name | | Pin | Name | Description | |--------------------|---------|---|-----|--------|-------------------| | COM3 transmit data | TXD | 1 | 9 | RXD | COM3 receive data | | PSU on | PS-ON | 2 | 10 | RESET# | PSU reset | | powerbutton PSU | PWRBTN# | 3 | 11 | SVCC | standby-supply 5V | | 12 volt supply | 12V | 4 | 12 | 12V | 12 volt supply | | ground | GND | 5 | 13 | GND | ground | | ground | GND | 6 | 14 | GND | ground | | 5 volt supply | VCC | 7 | 15 | VCC | 5 volt supply | | 5 volt supply | VCC | 8 | 16 | VCC | 5 volt supply | Chapter: Connectors System ## 4.3 System Some typical signals for system control are provided through a 2x9 pin connector (JST B18B-PHDSS, mating connector: PHDR-18VS). This connector combines signals for power button, reset, keyboard, speaker, and several LEDs such as harddisk LED, touch screen LED, suspend LED, and three additional LEDs which are driven by GPIOs. Of these three GPIO-LEDs, LED1 and LED2 are already provided with a series resistor. As can be seen from the pinout table below, corresponding signals are often placed visà-vis or at least near to each other. | Description | Name | Pin | | Name | Description | |-----------------------|----------|-----|----|---------|-------------------------| | ground | GND | 1 | 10 | PWRBTN# | on/suspend button | | ground | GND | 2 | 11 | RESET# | reset to ground | | LED touch screen | TOUCHLED | 3 | 12 | 3.3V | 3.3 volt supply | | LED suspend / ACPI | S-LED | 4 | 13 | S3.3V | standby supply 3.3 volt | | LED harddisk | HDLED | 5 | 14 | 3.3V | 3.3 volt supply | | LED GPIO device | LED1 | 6 | 15 | 3.3V | 3.3 volt supply | | LED GPIO device | LED2 | 7 | 16 | LED3 | LED GPIO device | | speaker to 5 volt | SPEAKER | 8 | 17 | KDAT | keyboard data | | standby supply 5 volt | (S)VCC | 9 | 18 | KCLK | keyboard clock | External CMOS Battery Chapter: Connectors ## 4.4 External CMOS Battery For keeping the internal clock alive even if the rest of the board is switched off, an external battery can be attached via a 2 pin connector (JST B2B-EH-A, mating connector: EHR-2). | Pin | Name | Description | |-----|------|------------------| | 1 | BATT | battery 3.3 volt | | 2 | GND | ground | Chapter: Connectors Memory ## 4.5 Memory Conventional SO-DIMM200 memory modules, as familiar from notebook computers, are used to equip the board with memory. For mechanical reasons it is possible that particular memory modules cannot be employed. Please ask your distributor for recommended memory modules. With currently available SO-DIMM200 modules a memory extension up to 2 GByte is possible (DDR-333). All timing parameters for different memory modules are automatically set by BIOS. | Description | Name | P | in | Name | Description | |--------------------------|------|----|----|------|--------------------------| | memory reference current | REF | 1 | 2 | REF | memory reference current | | ground | GND | 3 | 4 | GND | ground | | data 0 | DQ0 | 5 | 6 | DQ4 | data 4 | | data 1 | DQ1 | 7 | 8 | DQ5 | data 5 | | 2.5 volt supply | 2.5V | 9 | 10 | 2.5V | 2.5 volt supply | | data strobe 0 | DQS0 | 11 | 12 | DQM0 | data mask 0 | | data 2 | DQ2 | 13 | 14 | DQ6 | data 6 | | ground | GND | 15 | 16 | GND | ground | | data 3 | DQ3 | 17 | 18 | DQ7 | data 7 | | data 8 | DQ8 | 19 | 20 | DQ12 | data 12 | | 2.5 volt supply | 2.5V | 21 | 22 | 2.5V | 2.5 volt supply | | data 9 | DQ9 | 23 | 24 | DQ13 | data 13 | | data strobe 1 | DQS1 | 25 | 26 | DQM1 | data mask 1 | | ground | GND | 27 | 28 | GND | ground | | data 10 | DQ10 | 29 | 30 | DQ14 | data 14 | | data 11 | DQ11 | 31 | 32 | DQ15 | data 15 | | 2.5 volt supply | 2.5V | 33 | 34 | 2.5V | 2.5 volt supply | | clock | CK0 | 35 | 36 | 2.5V | 2.5 volt supply | | clock | CK0# | 37 | 38 | 2.5V | 2.5 volt supply | | ground | GND | 39 | 40 | GND | ground | | data 16 | DQ16 | 41 | 42 | DQ20 | data 20 | | data 17 | DQ17 | 43 | 44 | DQ21 | data 21 | | 2.5 volt supply | 2.5V | 45 | 46 | 2.5V | 2.5 volt supply | | data strobe 2 | DQS2 | 47 | 48 | DQM2 | data mask 2 | | data 18 | DQ18 | 49 | 50 | DQ22 | data 22 | | Description | Name | | Pin | Name | Description | |------------------|-----------|-----|-----|----------|---------------------------------| | ground | GND | 51 | 52 | GND | ground | | data 19 | DQ19 | 53 | 54 | DQ23 | data 23 | | data 24 | DQ24 | 55 | 56 | DQ28 | data 28 | | 2.5 volt supply | 2.5V | 57 | 58 | 2.5V | 2.5 volt supply | | data 25 | DQ25 | 59 | 60 | DQ29 | data 29 | | data strobe 3 | DQS3 | 61 | 62 | DQM3 | data mask 3 | | ground | GND | 63 | 64 | GND | ground | | data 26 | DQ26 | 65 | 66 | DQ30 | data 30 | | data 27 | DQ27 | 67 | 68 | DQ31 | data 31 | | 2.5 volt supply | 2.5V | 69 | 70 | 2.5V | 2.5 volt supply | | data check bit 0 | CB0 | 71 | 72 | CB4 | data check bit 4 | | data check bit 1 | CB1 | 73 | 74 | CB5 | data check bit 5 | | ground | GND | 75 | 76 | GND | ground | | data strobe 8 | DQS8 | 77 | 78 | DQM8 | data mask 8 | | data check bit 2 | CB2 | 79 | 80 | CB6 | data check bit 6 | | 2.5 volt supply | 2.5V | 81 | 82 | 2.5V | 2.5 volt supply | | data check bit 3 | CB3 | 83 | 84 | CB7 | data check bit 7 | | reserved | N/C | 85 | 86 | N/C | reserved | | ground | GND | 87 | 88 | GND | ground | | clock | CK2 | 89 | 90 | GND | ground | | clock | CK2# | 91 | 92 | 2.5V | 2.5 volt supply | | 2.5 volt supply | 2.5V | 93 | 94 | 2.5V | 2.5 volt supply | | clock enables 1 | CKE1 | 95 | 96 | CKE0 | clock enables 0 | | reserved | N/C | 97 | 98 | N/C | reserved | | address 12 | A12 | 99 | 100 | A11 | address 11 | | address 9 | A12<br>A9 | 101 | 100 | A8 | address 8 | | ground | GND | 103 | 104 | GND | ground | | address 7 | A7 | 105 | 104 | A6 | address 6 | | address 5 | A7<br>A5 | 107 | 108 | A4 | address 4 | | | A3 | 107 | | A4<br>A2 | | | address 3 | A3<br>A1 | 111 | 110 | A2<br>A0 | address 2 | | address 1 | | | 112 | | address 0 | | 2.5 volt supply | 2.5V | 113 | 114 | 2.5V | 2.5 volt supply<br>SDRAM bank 1 | | address 10 | A10 | 115 | 116 | BA1 | | | SDRAM bank 0 | BA0 | 117 | 118 | RAS# | row address strobe | | write enable | WE# | 119 | 120 | CAS# | column address strobe | | chip select | S0# | 121 | 122 | S1# | chip select | | reserved | N/C | 123 | 124 | N/C | reserved | | ground | GND | 125 | 126 | GND | ground | | data 32 | DQ32 | 127 | 128 | DQ36 | data 36 | | data 33 | DQ33 | 129 | 130 | DQ37 | data 37 | | 2.5 volt supply | 2.5V | 131 | 132 | 2.5V | 2.5 volt supply | | data strobe 4 | DQS4 | 133 | 134 | DQM4 | data mask 4 | | data 34 | DQ34 | 135 | 136 | DQ38 | data 38 | | ground | GND | 137 | 138 | GND | ground | | data 35 | DQ35 | 139 | 140 | DQ39 | data 39 | | data 40 | DQ40 | 141 | 142 | DQ44 | data 44 | | 2.5 volt supply | 2.5V | 143 | 144 | 2.5V | 2.5 volt supply | | data 41 | DQ41 | 145 | 146 | DQ45 | data 45 | | data strobe 5 | DQS5 | 147 | 148 | DQM5 | data mask 5 | | ground | GND | 149 | 150 | GND | ground | | data 42 | DQ42 | 151 | 152 | DQ46 | data 46 | | data 43 | DQ43 | 153 | 154 | DQ47 | data 47 | | 2.5 volt supply | 2.5V | 155 | 156 | 2.5V | 2.5 volt supply | | 2.5 volt supply | 2.5V | 157 | 158 | CK1# | clock | | ground | GND | 159 | 160 | CK1 | clock | Chapter: Connectors Memory | Description | Name | | Pin | Name | Description | |-----------------|------|-----|-----|------|-----------------| | ground | GND | 161 | 162 | GND | ground | | data 48 | DQ48 | 163 | 164 | DQ52 | data 52 | | data 49 | DQ49 | 165 | 166 | DQ53 | data 53 | | 2.5 volt supply | 2.5V | 167 | 168 | 2.5V | 2.5 volt supply | | data strobe 6 | DQS6 | 169 | 170 | DQM6 | data mask 6 | | data 50 | DQ50 | 171 | 172 | DQ54 | data 54 | | ground | GND | 173 | 174 | GND | ground | | data 51 | DQ51 | 175 | 176 | DQ55 | data 55 | | data 56 | DQ56 | 177 | 178 | DQ60 | data 60 | | 2.5 volt supply | 2.5V | 179 | 180 | 2.5V | 2.5 volt supply | | data 57 | DQ57 | 181 | 182 | DQ61 | data 61 | | data strobe 7 | DQS7 | 183 | 184 | DQM7 | data mask 7 | | ground | GND | 185 | 186 | GND | ground | | data 58 | DQ58 | 187 | 188 | DQ62 | data 62 | | data 59 | DQ59 | 189 | 190 | DQ63 | data 63 | | 2.5 volt supply | 2.5V | 191 | 192 | 2.5V | 2.5 volt supply | | SPD data | SDA | 193 | 194 | SA0 | SPD address | | SPD clock | SCL | 195 | 196 | SA1 | SPD address | | 3.3 volt supply | 3.3V | 197 | 198 | SA2 | SPD address | | reserved | N/C | 199 | 200 | N/C | reserved | VGA/DVI Chapter: Connectors ## 4.6 VGA/DVI The module is equipped with a standard DVI-I-connector, which can be used to connect either a DVI capable display or a standard VGA CRT – using a DVI-DSUB adapter, if necessary. | Pin | Name | Description | |-----|-----------|---------------------| | 1 | TMDSDAT2# | DVI data 2 | | 2 | TMDSDAT2 | DVI data 2 | | 3 | GND | ground | | 4 | N/C | reserved | | 5 | N/C | reserved | | 6 | DDC CLK | DDC clock (DVI/VGA) | | 7 | DDC DAT | DDC data (DVI/VGA) | | 8 | VSYNC | VGA vertical sync | | 9 | TMDSDAT1# | DVI data 1 | | 10 | TMDSDAT1 | DVI data 1 | | 11 | GND | ground | | 12 | N/C | reserved | | 13 | N/C | reserved | | 14 | VCC | 5 volt supply | | 15 | GND | ground | | 16 | HP_DETECT | hot plug detect | | 17 | TMDSDAT0# | DVI data 0 | | 18 | TMDSDAT0 | DVI data 0 | | 19 | GND | ground | | 20 | N/C | reserved | | 21 | N/C | reserved | | 22 | GND | ground | | 23 | TMDS CLK | DVI clock | | 24 | TMDS CLK# | DVI clock | | C1 | RED | VGA red | | C2 | GREEN | VGA green | | C3 | BLUE | VGA blue | | C4 | HSYNC | VGA horizontal sync | | C5 | GND | ground | Chapter: Connectors LVDS ## **4.7 LVDS** The board also offers the possibility to use displays with LVDS interface. These can be connected via a 30 pin flat-cable plug (JAE FI-X30S-HF-NPB, mating connector: FI-X30C(2)-NPB). Only shielded and twisted cables may be used. The display type is to be chosen over the BIOS setup. The connector has two additional shield pins S1 and S2 which are omitted in the pinout table below. #### Pinout LVDS connector: | Pin | Name | Description | |-----|---------|--------------------| | 1 | TXO00# | LVDS even data 0 - | | 2 | TXO00 | LVDS even data 0 + | | 3 | TXO01# | LVDS even data 1 - | | 4 | TXO01 | LVDS even data 1 + | | 5 | TXO02# | LVDS even data 2 - | | 6 | TXO02 | LVDS even data 2 + | | 7 | GND | ground | | 8 | TXO0C# | LVDS even clock - | | 9 | TXO0C | LVDS even clock + | | 10 | TXO03# | LVDS even data 3 - | | 11 | TXO03 | LVDS even data 3 + | | 12 | TXO10# | LVDS odd data 0 - | | 13 | TXO10 | LVDS odd data 0 + | | 14 | GND | ground | | 15 | TXO11# | LVDS odd data 1 - | | 16 | TXO11 | LVDS odd data 1 + | | 17 | GND | ground | | 18 | TXO12# | LVDS odd data 2 - | | 19 | TXO12 | LVDS odd data 2 + | | 20 | TXO1C# | LVDS odd clock - | | 21 | TXO1C | LVDS odd clock + | | 22 | TXO13# | LVDS odd data 3 - | | 23 | TXO13 | LVDS odd data 3 + | | 24 | GND | ground | | 25 | 3.3V | 3.3 volt supply | | 26 | DDC_CLK | EDID clock for LCD | | 27 | DDC_DAT | EDID data for LCD | LVDS Chapter: Connectors | Pin | Name | Description | | | | | | | |-----|---------|-------------------------------|--|--|--|--|--|--| | 28 | FP_3.3V | switched 3.3 volt for display | | | | | | | | 29 | FP_BL | switched 5 volt for backlight | | | | | | | | 30 | VCC | 5 volt supply | | | | | | | Chapter: Connectors Touch Screen ## 4.8 Touch Screen A key feature of the CB3050 is the possibility to connect a touch screen. Both 4-wire and 5-wire resistive touch screens are supported. For receiving the relevant signals a 5 pin standard IDC socket connector with a spacing of 2.54 mm is provided. If the connected touch screen is 4-wire then pin 1 will not be used. Next to this connector is a jumper which, if shorted at boot time, triggers the NVRST-signal in the controller, thereby resetting all parameters of NVRAM to default values. Conversion to the respective connector of the touch screen must be provided externally. Please consult the manufacturer's documentation to figure out the relevant technical details. Note: In the pinout table below H, X, S, Y, and L are the signal names in the case of 5-wire, XL, XR, YT, and YB are the names in the case of 4-wire. | Pin | Name | Description | |-----|----------|---------------------| | 1 | H-DRV | H driver control | | 2 | X/XL-DRV | X/XL driver control | | 3 | S/XR-DRV | S/XR driver control | | 4 | Y/YT-DRV | Y/YT driver control | | 5 | L/YB-DRV | L/YB driver control | USB Chapter: Connectors ## 4.9 USB The hardware module has six USB channels four of which (USB1 to USB4) are available as standard USB connectors. The other two channels are provided as a 2x5 pin connector (JST B10B-PHDSSLFSN, mating connector: PHDR-10VS). All USB-channels support USB 2.0. You may note that the setting of USB keyboard or USB mouse support in the BIOS-setup is only necessary and advisable, if the OS offers no USB-support. BIOS-setup can be changed with an USB keyboard without enabling USB keyboard support. Running Windows with these features enabled may lead to significant performance or functionality limitations. Every USB interface provides up to 500 mA current and is protected by an electronical fuse. Pinout 2x5 pin connector USB 5/6 | Description | Name | Р | in | Name | Description | |--------------------|-------|---|----|-------|--------------------| | 5 volt for USB5 | VCC | 1 | 6 | VCC | 5 volt for USB6 | | minus channel USB5 | USB5# | 2 | 7 | USB6# | minus channel USB6 | | plus channel USB5 | USB5 | 3 | 8 | USB6 | plus channel USB6 | | ground | GND | 4 | 9 | GND | ground | | reserved | N/C | 5 | 10 | N/C | reserved | #### Pinout USB connector for channel X: | Pin | Name | Description | |-----|-------|--------------------| | 1 | VCC | 5 volt for USBX | | 2 | USBX# | minus channel USBX | | 3 | USBX | plus channel USBX | | 4 | GND | ground | Chapter: Connectors LAN1 ## 4.10 LAN1 The module has two LAN interfaces. LAN1 supports 10BaseT and 100BaseT compatible net components with automatic bandwidth selection. It also offers auto-cross and auto-negotiate functionality. The controller chip is the Intel® 82562. PXE and RPL functions are also supported. #### Pinout LAN 10/100: | Pin | Name | Description | |-----|---------|---------------------| | 1 | LAN1-0 | LAN1 transmit plus | | 2 | LAN1-0# | LAN1 transmit minus | | 3 | LAN1-1 | LAN1 receive plus | | 4 | N/C | reserved | | 5 | N/C | reserved | | 6 | LAN1-1# | LAN1 receive minus | | 7 | N/C | reserved | | 8 | N/C | reserved | LAN2 Chapter: Connectors ## 4.11 LAN2 LAN2 supports 10BaseT, 100BaseT and 1000BaseT compatible net components with automatic bandwidth selection. It does not offer auto-cross and auto-negotiate functionality. The controller chip is the Intel® 82541ER. PXE and RPL functions are not supported. #### Pinout LAN 10/100/1000: | Pin | Name | Description | |-----|---------|----------------------| | 1 | LAN2-0 | LAN2 channel 0 plus | | 2 | LAN2-0# | LAN2 channel 0 minus | | 3 | LAN2-1 | LAN2 channel 1 plus | | 4 | LAN2-1# | LAN2 channel 1 minus | | 5 | LAN2-2 | LAN2 channel 2 plus | | 6 | LAN2-2# | LAN2 channel 2 minus | | 7 | LAN2-3 | LAN2 channel 3 plus | | 8 | LAN2-3# | LAN2 channel 3 minus | Chapter: Connectors Audio ## 4.12 Audio Audio input and output functions can be accessed via a 2x5 pin connector (JST B10B-PHDSSLFSN, mating connector: PHDR-10VS). There are two ways to use this connector. Default functionality is the familiar audio in, audio out, and microphone. OS dependent device drivers can switch these signals to support an 5.1 output; thus in this mode no audio input signals are available. Signals "SPDIFI" and "SPDIFO" provide digital input and output. If a transformation to a coaxial or optical connector is necessary this must be performed externally. | Description | Name | Pin | | Name | Description | |----------------------|----------|-----|----|----------|----------------------| | digital output SPDIF | SPDIFO | 1 | 6 | 3.3V | 3.3 volt supply | | digital input SPDIF | SPDIFI | 2 | 7 | S_AGND | analog ground sound | | sound output right / | LOUT_R / | 3 | 8 | LOUT_L / | sound output left / | | front output right | FRONT_R | | | FRONT_L | front output left | | AUX input right / | AUXA_R / | 4 | 9 | AUXA_L / | AUX input left / | | rear output right | REAR_R | | | REAR_L | rear output left | | microphone input 1 / | MIC1 / | 5 | 10 | MIC2 / | microphone input 2 / | | center output | CENTER | | | LFE | LFE output | IDE Interfaces Chapter: Connectors ## 4.13 IDE Interfaces The CB3050 has two IDE interfaces both provided as 2x22 pin IDC socket connectors with a spacing of 2 mm. The two sockets are located side by side with the secondary IDE interface nearer to the edge of the board (see below). All commercial IDE devices are supported. If necessary, an adapter for a spacing of 2.54 mm must be applied. Please consult your distributor for such an adapter. All required settings are made in the BIOS setup. If necessary, Ultra-DMA mode can be enforced by shorting a jumper (for details, see below). ## NOTE The two jumpers are positioned in the opposite way compared to their corresponding IDE sockets. The jumper nearer to the SoDIMM sockets belongs to the IDE interface farer away from it and vice versa. #### Pinout for primary IDE | Description | Name | F | Pin | Name | Description | |------------------------|---------|----|-----|----------|----------------------| | reset | PRST# | 1 | 2 | GND | ground | | data bit 7 | PDD7 | 3 | 4 | PDD8 | data bit 8 | | data bit 6 | PDD6 | 5 | 6 | PDD9 | data bit 9 | | data bit 5 | PDD5 | 7 | 8 | PDD10 | data bit 10 | | data bit 4 | PDD4 | 9 | 10 | PDD11 | data bit 11 | | data bit 3 | PDD3 | 11 | 12 | PDD12 | data bit 12 | | data bit 2 | PDD2 | 13 | 14 | PDD13 | data bit 13 | | data bit 1 | PDD1 | 15 | 16 | PDD14 | data bit 14 | | data bit 0 | PDD0 | 17 | 18 | PDD15 | data bit 15 | | ground | GND | 19 | 20 | N/C | reserved | | DMA request signal | PDDREQ | 21 | 22 | GND | ground | | write signal | PDIOW# | 23 | 24 | GND | ground | | read signal | PDIOR# | 25 | 26 | GND | ground | | ready signal | PDRDY | 27 | 28 | N/C | reserved | | DMA acknowledge signal | PDDACK# | 29 | 30 | GND | ground | | interrupt signal | PDIRQ | 31 | 32 | N/C | reserved | | address bit 1 | PDA1 | 33 | 34 | PDMA66EN | enable UDMA66 | | address bit 0 | PDA0 | 35 | 36 | PDA2 | address bit 2 | | chip select signal 0 | PDSC0# | 37 | 38 | PDCS1# | chip select signal 1 | | LED | PHDLED | 39 | 40 | GND | ground | | supply HDD 5V | VCC | 41 | 42 | VCC | supply HDD 5V | | ground | GND | 43 | 44 | N/C | reserved | Chapter: Connectors IDE Interfaces #### Pinout for secondary IDE | Description | Name | Р | in | Name | Description | |------------------------|---------|----|----|----------|----------------------| | reset | SRST# | 1 | 2 | GND | ground | | data bit 7 | SDD7 | 3 | 4 | SDD8 | data bit 8 | | data bit 6 | SDD6 | 5 | 6 | SDD9 | data bit 9 | | data bit 5 | SDD5 | 7 | 8 | SDD10 | data bit 10 | | data bit 4 | SDD4 | 9 | 10 | SDD11 | data bit 11 | | data bit 3 | SDD3 | 11 | 12 | SDD12 | data bit 12 | | data bit 2 | SDD2 | 13 | 14 | SDD13 | data bit 13 | | data bit 1 | SDD1 | 15 | 16 | SDD14 | data bit 14 | | data bit 0 | SDD0 | 17 | 18 | SDD15 | data bit 15 | | ground | GND | 19 | 20 | N/C | reserved | | DMA request signal | SDDREQ | 21 | 22 | GND | ground | | write signal | SDIOW# | 23 | 24 | GND | ground | | read signal | SDIOR# | 25 | 26 | GND | ground | | ready signal | SDRDY | 27 | 28 | N/C | reserved | | DMA acknowledge signal | SDDACK# | 29 | 30 | GND | ground | | interrupt signal | SDIRQ | 31 | 32 | N/C | reserved | | address bit 1 | SDA1 | 33 | 34 | SDMA66EN | enable UDMA66 | | address bit 2 | SDA0 | 35 | 36 | SDA2 | address bit 2 | | chip select signal 0 | SDSC0# | 37 | 38 | SDCS1# | chip select signal 1 | | LED | SHDLED | 39 | 40 | GND | ground | | supply HDD 5V | VCC | 41 | 42 | VCC | supply HDD 5V | | ground | GND | 43 | 44 | N/C | reserved | Jumper settings: The board ships with pins 1 & 2 shorted. This is the "standard" mode which lets the IDE device and the controller negotiate the optimal transfer mode automatically. This is the best setting in most situations. However, in some cases the automatic detection results in PIO-mode transfer even though the setup would allow for UDMA. In such cases, UDMA mode can be enforced by shorting pins 2 & 3. ## **CAUTION** If you enforce UDMA mode in configurations which are not capable of running at that speed (e.g. due to inappropriate or too long cable), you'll end up with I/O-errors and loss of data! Serial Interface COM1 Chapter: Connectors ## 4.14 Serial Interface COM1 The serial interface COM1 is made available via a 9-pin standard DSUB-connector. According to the product order, TTL level signals or RS232 standard signals are provided. The port address and the interrupt are set via the BIOS setup. Pinout serial port (DSUB connector): | Description | Name | | Pin | Name | Description | |---------------------|------|---|-----|------|-----------------| | data carrier detect | DCD | 1 | 6 | DSR | data set ready | | receive data | RXD | 2 | 7 | RTS | request to send | | transmit data | TXD | 3 | 8 | CTS | clear to send | | data terminal ready | DTR | 4 | 9 | RI | ring indicator | | around | GND | 5 | | | | ## 4.15 Serial Ports COM2 through COM4 There are three more serial interfaces on the board. Of these, COM3 is available through the power connector (cf. p. 15). COM2 and COM4 and made available via a 2x5 pin connector each (JST B10B-PHDSSLFSN, mating connector: PHDR-10VS). However, if the board has a touch screen interface, COM4 is used internally. On these boards, the COM4 connector is either not populated or it is used for mouse and keyboard signals (see pinning below). Signals default to RS232 level but can be ordered as TTL level also. The port address and the interrupt are set via the BIOS setup. | Description | Name | | Pin | Name | Description | |---------------------|------|---|-----|------|-----------------| | data carrier detect | DCD | 1 | 6 | DSR | data set ready | | receive data | RXD | 2 | 7 | RTS | request to send | | transmit data | TXD | 3 | 8 | CTS | clear to send | | data terminal ready | DTR | 4 | 9 | RI | ring indicator | | ground | GND | 5 | 10 | VCC | 5 volt supply | Alternative pinout of COM-connector when touchscreen feature is present: | Description | Name | Pin | | Name | Description | |----------------|------|-----|----|------|---------------| | keyboard clock | KCLK | 1 | 6 | MCLK | mouse clock | | keyboard data | KDAT | 2 | 7 | MDAT | mouse data | | reserved | N/C | 3 | 8 | N/C | reserved | | reserved | N/C | 4 | 9 | N/C | reserved | | ground | GND | 5 | 10 | VCC | 5 volt supply | SMB/I2C Chapter: Connectors ## 4.16 SMB/I2C The CB3050 can communicate with external devices via the SMBus protocol or the I2C protocol. The signals for these protocols are available through a 2x5 pin connector (JST B10B-PHDSSLFSN, mating connector: PHDR-10VS). The SMBus signals are processed by the ICH chip (Intel 82801), the I2C signals are processed by the SIO1 unit (Winbond W83627). #### Pinout SMBus/I2C connector: | Description | Name | Pin | | Name | Description | |-----------------|----------|-----|----|--------|-------------------| | 3.3 volt supply | 3.3V | 1 | 6 | GND | ground | | SMBus clock | SMBCLK | 2 | 7 | SMBDAT | SMBus data | | SMBus alarm | SMBALRT# | 3 | 8 | SVCC | standby supply 5V | | I2C bus clock | I2CLK | 4 | 9 | I2DAT | I2C bus data | | 5 volt supply | VCC | 5 | 10 | GND | ground | Chapter: Connectors Mini-PCI ## 4.17 Mini-PCI The CB3050 allows you to add expansion cards complying to the Mini-PCI standard (type III). One such card can be inserted into the Mini-PCI slot available on the board. | Description | Name | | Pin | Name | Description | |---------------------------|--------|----|-----|-------|------------------------| | reserved | N/C | 1 | 2 | N/C | reserved | | reserved | N/C | 3 | 4 | N/C | reserved | | reserved | N/C | 5 | 6 | N/C | reserved | | reserved | N/C | 7 | 8 | N/C | reserved | | reserved | N/C | 9 | 10 | N/C | reserved | | reserved | N/C | 11 | 12 | N/C | reserved | | reserved | N/C | 13 | 14 | N/C | reserved | | reserved | N/C | 15 | 16 | N/C | reserved | | interrupt B | INTB# | 17 | 18 | VCC | 5 volt supply | | 3.3 volt supply | 3.3V | 19 | 20 | INTA# | interrupt A | | serial interrupt (legacy) | SERIRQ | 21 | 22 | N/C | reserved | | ground | GND | 23 | 24 | S3.3V | 3.3 volt supply | | PCI clock | PCLK | 25 | 26 | PRST# | reset | | ground | GND | 27 | 28 | 3.3V | 3.3 volt supply | | PCI request | REQ# | 29 | 30 | GNT# | PCI grant | | 3.3 volt supply | 3.3V | 31 | 32 | GND | ground | | address/data 31 | AD31 | 33 | 34 | PME# | power management event | | address/data 29 | AD29 | 35 | 36 | N/C | reserved | | ground | GND | 37 | 38 | AD30 | address/data 30 | | address/data 27 | AD27 | 39 | 40 | 3.3V | 3.3 volt supply | | address/data 25 | AD25 | 41 | 42 | AD28 | address/data 28 | | interrupt C | INTC# | 43 | 44 | AD26 | address/data 26 | | bus cmd/byte enables 3 | CBE3# | 45 | 46 | AD24 | address/data 24 | | address/data 23 | AD23 | 47 | 48 | IDSEL | init device select | | ground | GND | 49 | 50 | GND | ground | | address/data 21 | AD21 | 51 | 52 | AD22 | address/data 22 | | address/data 19 | AD19 | 53 | 54 | AD20 | address/data 20 | | ground | GND | 55 | 56 | PAR | parity | | address/data 17 | AD17 | 57 | 58 | AD18 | address/data 18 | Mini-PCI Chapter: Connectors | Description | Name | Pin | | Name | Description | |------------------------|---------|-----|-----|---------|------------------------| | bus cmd/byte enables 2 | CBE2# | 59 | 60 | AD16 | address/data 16 | | initiator ready | IRDY# | 61 | 62 | GND | ground | | 3.3 volt supply | 3.3V | 63 | 64 | FRAME# | cycle frame | | clock running | CLKRUN# | 65 | 66 | TRDY# | target ready | | system error | SERR# | 67 | 68 | STOP# | stop request by target | | ground | GND | 69 | 70 | 3.3V | 3.3 volt supply | | parity error | PERR# | 71 | 72 | DEVSEL# | device select | | bus cmd/byte enables 1 | CBE1# | 73 | 74 | GND | ground | | address/data 14 | AD14 | 75 | 76 | AD15 | address/data 15 | | ground | GND | 77 | 78 | AD13 | address/data 13 | | address/data 12 | AD12 | 79 | 80 | AD11 | address/data 11 | | address/data 10 | AD10 | 81 | 82 | GND | ground | | ground | GND | 83 | 84 | AD9 | address/data 9 | | address/data 8 | AD8 | 85 | 86 | CBE0# | bus cmd/byte enables 0 | | address/data 7 | AD7 | 87 | 88 | 3.3V | 3.3 volt supply | | 3.3 volt supply | 3.3V | 89 | 90 | AD6 | address/data 6 | | address/data 5 | AD5 | 91 | 92 | AD4 | address/data 4 | | interrupt D | INTD# | 93 | 94 | AD2 | address/data 2 | | address/data 3 | AD3 | 95 | 96 | AD0 | address/data 0 | | 5 volt supply | VCC | 97 | 98 | N/C | reserved | | address/data 1 | AD1 | 99 | 100 | N/C | reserved | | ground | GND | 101 | 102 | GND | ground | | reserved | N/C | 103 | 104 | GND | ground | | reserved | N/C | 105 | 106 | N/C | reserved | | reserved | N/C | 107 | 108 | N/C | reserved | | reserved | N/C | 109 | 110 | N/C | reserved | | reserved | N/C | 111 | 112 | N/C | reserved | | reserved | N/C | 113 | 114 | GND | ground | | reserved | N/C | 115 | 116 | N/C | reserved | | reserved | N/C | 117 | 118 | N/C | reserved | | reserved | N/C | 119 | 120 | N/C | reserved | | lock | PLOCK# | 121 | 122 | N/C | reserved | | reserved | N/C | 123 | 124 | S3.3V | 3.3 volt supply | Chapter: Connectors GPIO ## 4.18 **GPIO** The General Purpose Input/Output interface is made available through a 2x10 pin connector (JST B20B-PHDSSLFSN, mating connector: PHDR-20VS). To make use of this interface the SIO2 unit (Winbond W83627) must be programmed accordingly. Please refer to your distributor for information on available software support. | Description | Name | Pin | | Name | Description | |--------------------|--------|-----|----|--------|--------------------| | 5 volt supply | VCC | 1 | 11 | VCC | 5 volt supply | | GP input/output 10 | GPIO10 | 2 | 12 | GPIO20 | GP input/output 20 | | GP input/output 11 | GPIO11 | 3 | 13 | GPIO21 | GP input/output 21 | | GP input/output 12 | GPIO12 | 4 | 14 | GPIO22 | GP input/output 22 | | GP input/output 13 | GPIO13 | 5 | 15 | GPIO23 | GP input/output 23 | | GP input/output 14 | GPIO14 | 6 | 16 | GPIO24 | GP input/output 24 | | GP input/output 15 | GPIO15 | 7 | 17 | GPIO25 | GP input/output 25 | | GP input/output 16 | GPIO16 | 8 | 18 | GPIO26 | GP input/output 26 | | GP input/output 17 | GPIO17 | 9 | 19 | GPIO27 | GP input/output 27 | | ground | GND | 10 | 20 | GND | ground | Fan Connectors Chapter: Connectors # 4.19 Fan Connectors Two 3 pin connectors are available for controlling and monitoring external fans (12 volt). For the monitoring the fans must provide a corresponding speed signal. #### Pinout fan connector: | Pin | Name | Description | |-----|-------|--------------------------| | 1 | GND | ground | | 2 | 12V | 12 volt supply regulated | | 3 | TACHO | fan monitoring signal | # 5 BIOS Settings **Chapter:** BIOS Settings # 5.1 Remarks for Setup Use In a setup page, standard values for its setup entries can be loaded. Fail-safe defaults are loaded with F6 and optimized defaults are loaded with F7. These standard values are independent of the fact that a board has successfully booted with a setup setting before. This is different if these defaults are called from the Top Menu. Once a setup setting was saved, which subsequently leads to a successful boot process, those values are loaded as default for all setup items afterwards. See also the chapters "Load Fail-Safe Defaults" (5.10) and "Load Optimized Defaults" (5.11). #### NOTE BIOS features and setup options are subject to change without further notice. The settings displayed in the screenshots on the following pages are meant to be examples only. Neither do they represent the recommended settings nor the default settings. What the appropriate settings are depends entirely on the particular application scenario in which the board is used. # 5.2 Top Level Menu Phoenix - AwardBIOS CMOS Setup Utility | ► Standard CMOS Features | ► Frequency/Voltage Control | | | |--------------------------------------|-----------------------------|--|--| | ► Advanced BIOS Features | Load Fail-Safe Defaults | | | | ► Advanced Chipset Features | Load Optimized Defaults | | | | ▶ Integrated Peripherals | Set Password | | | | ▶ Power Management Setup | Save & Exit Setup | | | | ▶ PnP/PCI Configurations | Exit Without Saving | | | | ▶ PC Health Status | | | | | Esc : Quit | ↑ ı → ← : Select Item | | | | F10 : Save & Exit Setup | | | | | FIU . Dave a EXIC Decup | | | | | "brief description of selected item" | | | | The sign "▶" in front of an item means that there is a sub menu. The "x" sign in front of an item means, that the item is disabled but can be enabled by changing or selecting some other item (usually somewhere above the disabled item on the same screen). Use the arrow buttons to navigate from one item to another. For selecting an item press Enter which will open either a sub menu or a dialog screen. #### 5.3 Standard CMOS Features Phoenix - AwardBIOS CMOS Setup Utility Standard CMOS Features | Stall | dard CMOS Features | | |------------------------|----------------------|-----------| | Date (mm:dd:yy) | Thu, Jan 25 2007 | Item Help | | Time (hh:mm:ss) | 11 : 13 : 35 | item neip | | | | | | ▶ IDE Primary Master | [ None] | | | ▶ IDE Primary Slave | [ None] | | | ▶ IDE Secondary Master | [ None] | | | ▶ IDE Secondary Slave | [ None] | | | | | | | Video | [EGA/VGA] | | | Halt On | [All , But Keyboard] | | | | | | | Base Memory | 640K | | | Extended Memory | 1013760К | | | Total Memory | 1014784K | | | _ | | | | | | | | | | | | | | | <sup>↑↓---:</sup>Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü Date (mm:dd:yy) Options: mm: month dd: day yy: year #### ü Time (hh:mm:ss) Options: hh: hours mm: minutes ss: seconds #### ü IDE Primary Master Sub menu: see "IDE Primary Master/Slave" (p. 40) #### ü IDE Primary Slave Sub menu: see "IDE Primary Master/Slave" (p. 40) #### ü IDE Secondary Master Sub menu: see "IDE Primary Master/Slave" (p. 40) #### ü IDE Secondary Slave Sub menu: see "IDE Primary Master/Slave" (p. 40) #### ü Video Options: EGA/VGA / CGA 40 / CGA 80 / Mono #### ü Halt On Options: All Errors / No Errors / All, But Keyboard #### **ü** Base Memory Options: none #### ü Extended Memory Options: none #### ü Total Memory Chapter: BIOS Settings Standard CMOS Features # 5.3.1 IDE Primary Master/Slave Phoenix - AwardBIOS CMOS Setup Utility IDE Primary Master | 100 | PIIMALY MASCEL | | |------------------------|----------------|-----------| | IDE HDD Auto-Detection | [Press Enter] | Item Help | | IDE Primary Master | [Auto] | | | Access Mode | [Auto] | | | | | | | Capacity | 0 MB | | | Cylinder | 0 | | | Head | 0 | | | Precomp | 0 | | | Landing Zone | 0 | | | Sector | 0 | | | | | | | | | | | | | | | | | | | | | | <sup>↑↓→-:</sup>Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü IDE HDD Auto-Detection Options: none #### ü IDE Primary Master Options: None / Auto / Manual #### ü Access Mode Options: CHS / LBA / Large / Auto #### ü Capacity Options: none #### ü Cylinder Options: none #### ü Head Options: none #### ü Precomp Options: none #### ü Landing Zone Options: none #### ü Sector #### 5.4 Advanced BIOS Features Phoenix - AwardBIOS CMOS Setup Utility Advanced BIOS Features | • | CPU Feature | [Press Enter] | Item Help | |---|----------------------------|---------------|-----------| | | Virus Warning | [Disabled] | ICCM HCIP | | | CPU L1 & L2 Cache | [Enabled] | | | | Quick Power On Self Test | [Enabled] | | | | First Boot Device | [HDD-0] | | | | Second Boot Device | [Disabled] | | | | Third Boot Device | [Disabled] | | | | Boot Other Device | [Enabled] | | | | Boot Up NumLock Status | [On] | | | | Gate A20 Option | [Fast] | | | | Typematic Rate Setting | [Disabled] | | | х | Typematic Rate (Chars/Sec) | 6 | | | x | Typematic Delay (Msec) | 250 | | | | Security Option | [Setup] | | | | APIC Mode | [Disabled] | | | | MPS Version Control For OS | 1.4 | | | | OS Select For DRAM > 64MB | [Non OS2] | | | | HDD S.M.A.R.T. Capability | [Enabled] | | | | Report No FDD For WIN 95 | [No] | | | | Full Screen LOGO Show | [Disabled] | | | | .M F-+ | | | †|---:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü CPU Feature Sub menu: see "CPU Feature" (p. 43) #### ü Virus Warning Options: Enabled / Disabled #### ü CPU L1 & L2 Cache Options: Enabled / Disabled #### ü Quick Power On Self Test Options: Enabled / Disabled #### ü First Boot Device Options: LS120 / HDD-0 / SCSI / CDROM / HDD-1 / HDD-2 / HDD-3 / ZIP100 / USB-FDD / USB- ZIP / USB-CDROM / USB-HDD / LAN / Disabled #### ü Second Boot Device Options: LS120 / HDD-0 / SCSI / CDROM / HDD-1 / HDD-2 / HDD-3 / ZIP100 / USB-FDD / USB- ZIP / USB-CDROM / USB-HDD / LAN / Disabled #### ü Third Boot Device Options: LS120 / HDD-0 / SCSI / CDROM / HDD-1 / HDD-2 / HDD-3 / ZIP100 / USB-FDD / USB- ZIP / USB-CDROM / USB-HDD / LAN / Disabled #### ü Boot Other Device Options: Enabled / Disabled #### ü Boot Up NumLock Status Options: Off / On #### ü Gate A20 Option Options: Normal / Fast #### ü Typematic Rate Setting #### Chapter: BIOS Settings Options: 6 / 8 / 10 / 12 / 15 / 20 / 24 / 30 #### ü Typematic Delay (Msec) ü Typematic Rate (Chars/Sec) Options: 250 / 500 / 750 / 1000 # ü Security Option Options: Setup / System #### ü APIC Mode Options: Enabled / Disabled #### ü MPS Version Control For OS Options: 1.1 / 1.4 #### ü OS Select For DRAM > 64MB Options: Non-OS2 / OS2 #### ü HDD S.M.A.R.T. Capability Options: Enabled / Disabled #### ü Report No FDD For WIN 95 Options: No / Yes #### ü Full Screen LOGO Show Advanced BIOS Features Chapter: BIOS Settings # 5.4.1 CPU Feature Phoenix - AwardBIOS CMOS Setup Utility CPU Feature | | | readure | | |---------|-------------|-------------------|-----------| | | Management | Thermal Monitor 1 | Item Help | | Execute | Disable Bit | [Enabled] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | †1---:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults # ü Thermal Management Options: none #### ü Execute Disable Bit #### Chapter: BIOS Settings # 5.5 Advanced Chipset Features Phoenix - AwardBIOS CMOS Setup Utility Advanced Chipset Features | Advanced | Chipset Features | | |-----------------------------|--------------------|-----------| | DRAM Timing Selectable | [By SPD] | Item Help | | x CAS Latency Time | 2.5 | rcem nerp | | x Active to Precharge Delay | 7 | | | x DRAM RAS# to CAS# Delay | 3 | | | x DRAM RAS# Precharge | 3 | | | x DRAM Data Integrity Mode | Non-ECC | | | MGM Core Frequency | [Auto Max 266MHz] | | | System BIOS Cacheable | [Enabled] | | | Video BIOS Cacheable | [Enabled] | | | Memory Hole At 15M-16M | [Disabled] | | | Delayed Transaction | [Enabled] | | | Delay Prior to Thermal | [16 Min] | | | AGP Aperture Size (MB) | [64] | | | ** On-Chip VGA Setting ** | | | | On-Chip VGA | [Enabled] | | | On-Chip Frame Buffer Size | [32MB] | | | Boot Display | [LFP] | | | Panel Scaling | [Off] | | | Panel Number | [ 800*600 *18b-sp] | | ↑↓→・:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü DRAM Timing Selectable Options: By SPD / Manual # ü CAS Latency Time Options: 2.5 / 2 #### **ü** Active to Precharge Delay Options: 5 / 6 / 7 #### ü DRAM RAS# to CAS# Delay Options: 2/3 #### ü DRAM RAS# Precharge Options: 2/3 #### ü DRAM Data Integrity Mode Options: none # ü MGM Core Frequency Options: Auto Max 266MHz / 400/266/133/200 MHz / 400/200/100/200 MHz / 400/200/100/133 MHz / 400/266/133/267 MHz / 400/333/166/250 MHz / Auto Max 400/333 MHz #### ü System BIOS Cacheable Options: Enabled / Disabled #### ü Video BIOS Cacheable Options: Enabled / Disabled #### ü Memory Hole At 15M-16M #### ü Delayed Transaction Options: Enabled / Disabled #### ü Delay Prior to Thermal Options: 4 Min / 8 Min / 16 Min / 32 Min #### ü AGP Aperture Size Options: 4 / 8 / 16 / 32 / 64 / 128 / 256 #### ü On Chip VGA Options: Enabled / Disabled #### ü On Chip Frame Buffer Size Options: 1MB / 4MB / 8MB / 16MB / 32MB #### ü Boot Display Options: VBIOS Default / CRT / LFP / CRT+LFP / EFP / CRT+EFP #### ü Panel Scaling Options: Auto / On / Off #### ü Panel Number Options: 640\*480 \*18b-sp / 800\*600 \*18b-sp / 1024\*768 \*18b-sp / 1024\*768 \*18b-dp / 1280\*1024\*18b-dp / 1400\*1050\*18b-dp / 1400\*1050\*18b-rb / 1600\*1200\*18b-dp / 640\*480 \*24b-sp / 800\*600 \*24b-sp / 1024\*768 \*24b-sp / 1024\*768 \*24b-dp / 1280\*1024\*24b-dp / 1400\*1050\*24b-dp / 1400\*1050\*24b-dp **Chapter:** BIOS Settings Chapter: BIOS Settings Integrated Peripherals # 5.6 Integrated Peripherals Phoenix - AwardBIOS CMOS Setup Utility Integrated Peripherals | ► OnChip IDE Device | [Press Enter] | Item Help | |---------------------|---------------|-----------| | ▶ Onboard Device | [Press Enter] | IOC HOIP | | ► SuperIO Device | [Press Enter] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ↑↓→-:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü OnChip IDE Device Sub menu: see "OnChip IDE Devices" (p. 47) #### ü Onboard Device Sub menu: see "Onboard Devices" (p. 48) #### ü SuperIO Device Sub menu: see "SuperIO Devices" (p. 49) # 5.6.1 OnChip IDE Devices Phoenix - AwardBIOS CMOS Setup Utility OnChip IDE Device | On-Chip Primary PCI IDE | [Enabled] | | |----------------------------------------|------------------------|-----------| | | | Item Help | | IDE Primary Master PIO | - | | | IDE Primary Slave PIO | [Auto] | | | IDE Primary Master UDMA | [Auto] | | | IDE Primary Slave UDMA | [Auto] | | | On-Chip Secondary PCI IDE | [Enabled] | | | IDE Secondary Master PIO | [Auto] | | | IDE Secondary Slave PIO | [Auto] | | | IDE Secondary Master UDMA | [Auto] | | | IDE Secondary Slave UDMA | [Auto] | | | IDE HDD Block Mode | [Enabled] | | | | | | | | | | | | | | | | | | | | | | | | | | | ·M···································· | /DD:11-1 - F10:0 F00:F | | †|---:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü On-Chip Primary PCI IDE Options: Enabled / Disabled #### ü IDE Primary Master PIO Options: Auto / Mode 0 / Mode 1 / Mode 2 / Mode 3 / Mode 4 #### ü IDE Primary Slave PIO Options: Auto / Mode 0 / Mode 1 / Mode 2 / Mode 3 / Mode 4 #### ü IDE Primary Master UDMA Options: Disabled / Auto #### ü IDE Primary Slave UDMA Options: Disabled / Auto #### ü On-Chip Secondary PCI IDE Options: Enabled / Disabled #### ü IDE Secondary Master PIO Options: Auto / Mode 0 / Mode 1 / Mode 2 / Mode 3 / Mode 4 #### ü IDE Secondary Slave PIO Options: Auto / Mode 0 / Mode 1 / Mode 2 / Mode 3 / Mode 4 #### ü IDE Secondary Master UDMA Options: Disabled / Auto #### ü IDE Secondary Slave UDMA Options: Disabled / Auto #### ü IDE HDD Block Mode #### 5.6.2 Onboard Devices Phoenix - AwardBIOS CMOS Setup Utility Onboard Device | | iboard Device | | |----------------------|-----------------------|----------------| | USB Controller | [Enabled] | Item Help | | USB 2.0 Controller | [Enabled] | reem nerp | | USB Keyboard Support | [Disabled] | | | USB Mouse Support | [Disabled] | | | AC97 Audio | [Auto] | | | Init Display First | [Onboard/AGP] | | | Touch | [Enabled] | | | Onboard LAN BootROM | [Disabled] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | /prz/pp.rz. 1 = 210.0 | 2222 1 21 22 3 | †|---:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü USB Controller Options: Enabled / Disabled #### ü USB 2.0 Controller Options: Enabled / Disabled #### **ü** USB Keyboard Support Options: Enabled / Disabled #### ü USB Mouse Support Options: Enabled / Disabled #### ü AC97 Audio Options: Disabled / Auto #### ü Init Display First Options: Onboard/AGP / PCI Slot #### ü Touch Options: Enabled / Disabled #### ü Onboard LAN BootROM # 5.6.3 SuperIO Devices Phoenix - AwardBIOS CMOS Setup Utility | S | uperIO Device | | |-------------------------|-------------------------|-----------| | Onboard Serial Port 1 | [3F8/IRQ4] | Item Help | | Onboard Serial Port 2 | [2F8/IRQ3] | Item Help | | UART Mode Select | [Normal] | | | x RxD , TxD Active | Hi,Lo | | | x IR Transmission Delay | Enabled | | | x UR2 Duplex Mode | Half | | | x Use IR Pins | RxD2,TxD2 | | | Onboard Serial Port 3 | [3E8/IRQ11] | | | Onboard Serial Port 4 | [2F8/IRQ10] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | /DII/DD:Malua E10:Corra | | †|---:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü Onboard Serial Port 3 Options: Disabled / 3F8/IRQ11 / 2F8/IRQ11 / 3E8/IRQ11 / 2E8/IRQ11 #### ü Onboard Serial Port 4 Options: Disabled / 3F8/IRQ10 / 2F8/IRQ10 / 3E8/IRQ10 / 2E8/IRQ10 #### ü Onboard Serial Port 1 Options: Disabled / 3F8/IRQ4 / 2F8/IRQ3 / 3E8/IRQ4 / 2E8/IRQ3 / Auto #### ü Onboard Serial Port 2 Options: Disabled / 3F8/IRQ4 / 2F8/IRQ3 / 3E8/IRQ4 / 2E8/IRQ3 / Auto #### ü UART Mode Select Options: IrDA / ASKIR / Normal #### ü RxD, TxD Active Options: Hi,Hi / Hi,Lo / Lo,Hi / Lo,Lo #### ü IR Transmission Delay Options: Enabled / Disabled #### ü UR2 Duplex Mode Options: Full / Half #### ü Use IR Pins Options: RxD2,TxD2 / IR-Rx2Tx2 #### **Chapter:** BIOS Settings # 5.7 Power Management Setup Phoenix - AwardBIOS CMOS Setup Utility Power Management Setup | | Management becup | | |--------------------------|------------------|-----------| | ACPI Function | [Enabled] | Item Help | | ACPI Suspend Type | [S1(POS)] | Item Help | | Run VGABIOS if S3 Resume | Yes | | | Power Management | [User Define] | | | Video Off Method | [DPMS] | | | Video Off in Suspend | [Yes] | | | Suspend Type | [Stop Grant] | | | Modem Use IRQ | [3] | | | Suspend Mode | [Disabled] | | | HDD Power Down | [Disabled] | | | Soft-Off by PWR-BTTN | [Instant-Off] | | | PWRON After PWR-Fail | [On] | | | Wake-Up by PCI card | [Disabled] | | | Power On by Ring | [Disabled] | | | x USB KB Wake-Up From S3 | Disabled | | | Resume by Alarm | [Disabled] | | | x Date(of Month) Alarm | 0 | | | x Time(hh:mm:ss) | 0 : 0 : 0 | | | | | | | | | | $<sup>\</sup>begin{tabular}{ll} $\uparrow\downarrow$ $\longrightarrow$ Move Enter:Select $+/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults F7: $\frac{1}{2}$ $\to$ $\mathbb{R}^2$ $\mathbb{R}^$ #### ü ACPI function Options: Enabled / Disabled #### ü ACPI Suspend Type Options: S1(POS) / S3(STR) / S1&S3 #### ü Run VGABIOS if S3 Resume Options: Auto / Yes / No #### ü Power Management Options: User Define / Min Saving / Max Saving #### ü Video Off Method Options: Blank Screen / V/H SYNC+Blank / DPMS #### ü Video Off In Suspend Options: No / Yes #### ü Suspend Type Options: Stop Grant / PwrOn Suspend #### ü MODEM Use IRQ Options: NA / 3 / 4 / 5 / 7 / 9 / 10 / 11 #### ü Suspend Mode Options: Disabled / 1 Min / 2 Min / 4 Min / 8 Min / 12Min / 20 Min / 30 Min / 40 Min / 1 Hour #### ü HDD Power Down Options: Disabled / 1 Min ... 15 Min #### ü Soft-Off by PWR-BTTN Options: Instant-Off / Delay 4 Sec #### ü PWRON After PWR-Fail Options: Former Sts / On / Off #### ü Wake Up by PCI Card Options: Enabled / Disabled #### ü Power-On by Ring Options: Enabled / Disabled #### ü USB KB Wake Up From S3 Options: Enabled / Disabled #### ü Resume by Alarm Options: Enabled / Disabled #### ü Date(of Month) Alarm Options: 1 / ... / 31 #### ü Time (hh:mm:ss) Alarm Options: insert [hh], [mm] and [ss] #### ü Primary IDE 0 Options: Enabled / Disabled #### ü Primary IDE 1 Options: Enabled / Disabled #### ü Secondary IDE 0 Options: Enabled / Disabled #### ü Secondary IDE 1 Options: Enabled / Disabled #### ü FDD,COM,LPT Port Options: Enabled / Disabled #### ü PCI PIRQ[A-D]# Options: Enabled / Disabled **Chapter:** BIOS Settings **Chapter:** BIOS Settings PnP/PCI Configuration # 5.8 PnP/PCI Configuration $\begin{array}{cccc} {\tt Phoenix} & {\tt -AwardBIOS} & {\tt CMOS} & {\tt Setup} & {\tt Utility} \\ & {\tt PNP/PCI} & {\tt Configurations} & & & & & & \\ \end{array}$ | Reset | Configuration Data | [Disabled] | Item Help | |----------|-------------------------------------------|--------------------------------------------|-----------| | ► IRQ Re | ces Controlled By<br>sources<br>Resources | [Manual]<br>[Press Enter]<br>[Press Enter] | | | PCI/VG | A Palette Snoop | [Disabled] | | | | | | | | | | | | | | | | | | | | DD:Value E10:Save ESC:Ex | | ↑↓→-:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü Reset Configuration Data Options: Enabled / Disabled #### **ü** Resources Controlled By Options: Auto(ESCD) / Manual #### ü IRQ Resources Sub menu: see "IRQ Resources" (p. 53) # ü Memory Resources Sub menu: see "Memory Resources" (p. 54) #### ü PCI/VGA Palette Snoop #### 5.8.1 IRQ Resources Phoenix - AwardBIOS CMOS Setup Utility | | | | IRQ Resour | ces | | | |--------|----------|----|------------|---------|-------|-----------| | IRQ-3 | assigned | to | [PCI | Device] | | Item Help | | IRQ-4 | assigned | to | [PCI | Device] | | Item Help | | IRQ-5 | assigned | to | [PCI | Device] | | | | IRQ-7 | assigned | to | [PCI | Device] | | | | IRQ-9 | assigned | to | [PCI | Device] | | | | IRQ-10 | assigned | to | [PCI | Device] | | | | IRQ-11 | assigned | to | [PCI | Device] | | | | IRQ-12 | assigned | to | [PCI | Device] | | | | IRQ-14 | assigned | to | [PCI | Device] | | | | IRQ-15 | assigned | to | [PCI | Device] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | / /===/=== | 7 710.0 | 700.7 | | $\uparrow\downarrow \to \leftarrow : \texttt{Move Enter} : \texttt{Select +/-/PD} : \texttt{Value F10} : \texttt{Save ESC} : \texttt{Exit F1} : \texttt{Help F5} : \texttt{Previous Values F6} : \texttt{Fail-Safe Defaults F7} : \texttt{Optimized Defaults}$ #### ü IRQ-3 assigned to Options: PCI Device / Reserved #### ü IRQ-4 assigned to Options: PCI Device / Reserved #### ü IRQ-5 assigned to Options: PCI Device / Reserved #### ü IRQ-7 assigned to Options: PCI Device / Reserved #### ü IRQ-9 assigned to Options: PCI Device / Reserved # ü IRQ-10 assigned to Options: PCI Device / Reserved #### ü IRQ-11 assigned to Options: PCI Device / Reserved #### ü IRQ-12 assigned to Options: PCI Device / Reserved #### ü IRQ-14 assigned to Options: PCI Device / Reserved #### ü IRQ-15 assigned to Options: PCI Device / Reserved **Chapter:** BIOS Settings PnP/PCI Configuration # 5.8.2 Memory Resources Phoenix - AwardBIOS CMOS Setup Utility Memory Resources | | | ľ | Memory | Resources | | |------------|--------|--------|--------|-----------|-----------| | Reserved | Memory | Base | | [N/A] | Item Help | | x Reserved | Memory | Length | | 8K | reem nerp | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | †1---:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü Reserved Memory Base Options: N/A / D000 / D800 #### ü Reserved Memory Length Options: 8K / 16K / 32K # 5.9 PC Health Status Phoenix - AwardBIOS CMOS Setup Utility PC Health Status | | PC nearth Status | | |----------------|------------------|-----------| | Temp. Board | 64°C | Item Help | | Temp. CPU | 65°C | тсеш нетр | | Temp. DDR | 69°C | | | CPU Core | 0.86V | | | GMCH Core | 1.37V | | | CPU VTT | 1.02V | | | Memory 2.5V | 2.49V | | | +3.3 V | 3.29V | | | +5.0 V | 4.99V | | | +1.5V | 1.48V | | | VBatt | 3.26V | | | Fan1 Speed | 5400 RPM | | | Fan2 Speed | 0 RPM | | | | | | | | _ | | | Board Revision | 3 | | | | | | | | | | ↑↓---:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü Temp. Board Options: none #### ü Temp. CPU Options: none #### ü Temp. DDR Options: none #### ü CPU Core Options: none #### ü GMCH Core Options: none #### ü CPU VTT Options: none #### ü Memory 2.5V Options: none #### ü +3.3 V Options: none # ü +5.0 V Options: none #### ü +1.5 V Options: none #### ü VBatt Options: none #### ü Fan1 Speed Chapter: BIOS Settings PC Health Status # ü Fan2 Speed Options: r none # ü Board Revision # 5.10 Frequency/Voltage Control Phoenix - AwardBIOS CMOS Setup Utility Frequency / Voltage Control | | voicage control | | |-----------------|-----------------|-----------| | Auto Detect PCI | [Enabled] | Item Help | | Spread Spectrum | 0.3% Center | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <br>77.77.1 | | ↑↓→-:Move Enter:Select +/-/PU/PD:Value F10:Save ESC:Exit F1:Help F5: Previous Values F6: Fail-Safe Defaults F7: Optimized Defaults #### ü Auto Detect PCI CIk Options: Enabled / Disabled # ü Spread Spectrum Chapter: BIOS Settings Load Fail-Safe Defaults #### 5.11 Load Fail-Safe Defaults If this option is chosen, the last working setup is loaded from flash. Working means that the setup setting has already led to a successful boot process. At the first setting of the BIOS setup, safe values are loaded which lets the board boot. This status is reached again, if the board is reprogrammed with the corresponding flash-program and the required parameters. # **5.12 Load Optimized Defaults** This option applies like described under "Remarks for Setup Use" (5.1). At first start of the BIOS, optimized values are loaded from the setup, which are supposed to make the board boot. This status is achieved again, if the board is reprogrammed using the flash program with the required parameters. #### 5.13 Set Password Here you can enter a password to protect the BIOS settings against unauthorized changes. Use this option with care! Forgotten or lost passwords are a frequent problem. # 5.14 Save & Exit Setup Settings are saved and the board is restarted. # 5.15 Exit Without Saving This option leaves the setup without saving any changes. Exit Without Saving Chapter: BIOS update # 6 BIOS update If a BIOS update becomes necessary, the program "AWDFLASH.EXE" of the company Phoenix is used for this. It is important, that the program is started from a DOS environment without a virtual memory manager such as for example "EMM386.EXE". In case such a memory manager is loaded, the program will stop with an error message. The system must not be interrupted during the flash process, otherwise the update is stopped and the BIOS is destroyed afterwards. The program should be started as follows: awdflash [biosfilename] /sn /cc /cd /cp /sn Do not save the current BIOS /cc Clear the CMOS /cd Clear the DMI information /cp Clear the PnP information The erasure of CMOS, DMI and PnP is strongly recommended. This ensures, that the new BIOS works correctly and that all chipset registers, which were saved in the setup, are reinitialized through the BIOS. A complete description of all valid parameters is shown with the parameter "/?". In order to make the updating process run automatically, the parameter "/py" must be added. This parameter bypasses all security checks during programming. #### **CAUTION** Updating the BIOS in an improper way can render the board unusable. Therefore, you should only update the BIOS if you really need the changes/corrections which come with the new BIOS version. # **CAUTION** Before you proceed to update the BIOS you need to make absolutely sure that you have the right BIOS file which was issued for the exact board and exact board revision that you wish to update. If you try to update the BIOS using the wrong file the board will not start up again. # 7 Mechanical Drawing # 7.1 PCB: Mounting Holes # 7.2 PCB: Pin 1 Dimensions # 7.3 PCB: Heat Spreader # Note All dimensions are in mil (1 mil = 0,0254 mm) Electrical Data Chapter: Technical Data # 8 Technical Data #### 8.1 Electrical Data **Power Supply:** Board: 5 Volt +/- 5% RTC: >= 3 Volt **Electric Power Consumption:** Board: tbd RTC: $\leq 10\mu A$ #### 8.2 Environmental Conditions **Temperature Range:** Operating: 0°C to +60°C (extended temperature on request) Storage: -25°C up to +85°C Shipping: -25°C up to +85°C, for packaged boards **Temperature Changes:** Operating: 0.5°C per minute, 7.5°C per 30 minutes Storage: 1.0°C per minute Shipping: 1.0°C per minute, for packaged boards Relative Humidity: Operating: 5% up to 85% (non condensing) Storage: 5% up to 95% (non condensing) Shipping: 5% up to 100% (non condensing), for packaged boards Shock: Operating: 150m/s<sup>2</sup>, 6ms Storage: 400m/s<sup>2</sup>, 6ms Shipping: 400m/s<sup>2</sup>, 6ms, for packaged boards Vibration: Operating: 10 up to 58Hz, 0.075mm amplitude 58 up to 500Hz, 10m/s<sup>2</sup> Storage: 5 up to 9Hz, 3.5mm amplitude 9 up to 500Hz, 10m/s<sup>2</sup> Shipping: 5 up to 9Hz, 3.5mm amplitude 9 up to 500Hz, 10m/s<sup>2</sup>, for packaged boards #### **CAUTION** Shock and vibration figures pertain to the motherboard alone and do not include additional components such as heat sinks, memory modules, cables etc. # 8.3 Thermal Specifications The board is specified to operate in an environmental temperature range from 0°C to +60°C (extended temperature on request). Maximum die temperature is 100°C. To keep the processor under this threshold an appropriate cooling solution needs to be applied. This solution has to take typical and maximum power consumption into account. The maximum power consumption may be twice as high and should be used as a basis for the cooling concept. Additional controllers may also affect the cooling concept. The power consumption of such components may be comparable to the consumption of the processor. The board design includes thermal solution mounting points that will provide the best possible thermal interface between die and solution. Since we take thermal solutions seriously we have several advanced, aggressive cooling solutions in our product portfolio. Please contact your sales representative to order or discuss your thermal solution needs. #### **CAUTION** The end customer has the responsibility to ensure that the die temperature of the processor does not exceed 100°C. Permanent overheating may destroy the board! In case the temperature exceeds 100°C the environmental temperature must be reduced. Under certain circumstances sufficient air circulation must be provided. # 9 Support and Service Beckhoff and their partners around the world offer comprehensive support and service, making available fast and competent assistance with all questions related to Beckhoff products and system solutions. Chapter: Support and Service # 9.1 Beckhoff's Branch Offices and Representatives Please contact your Beckhoff branch office or representative for local support and service on Beckhoff products. The addresses of Beckhoff's branch offices and representatives around the world can be found on her internet pages: <a href="http://www.beckhoff.com">http://www.beckhoff.com</a> You will also find further documentation for Beckhoff components there. # 9.2 Beckhoff Headquarters Beckhoff Automation GmbH Eiserstr. 5 33415 Verl Germany phone: +49(0)5246/963-0 fax: +49(0)5246/963-198 e-mail: info@beckhoff.com web: www.beckhoff.com #### 9.2.1 Beckhoff Support Support offers you comprehensive technical assistance, helping you not only with the application of individual Beckhoff products, but also with other, wide-ranging services: - support - design, programming and commissioning of complex automation systems - o and extensive training programs for Beckhoff system components hotline: +49(0)5246/963-157 fax: +49(0)5246/963-9157 e-mail: support@beckhoff.com #### 9.2.2 Beckhoff Service The Beckhoff Service Center supports you in all matters of after-sales service: - on-site service - o repair service - o spare parts service - o hotline service hotline: +49(0)5246/963-460 fax: +49(0)5246/963-479 e-mail: service@beckhoff.com # I Annex: Post-Codes | Code | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01h | The Xgroup-program code is written in the random access memory from address 1000:0 onwards. | | 03h | Initialise Variable/Routine "Superio_Early_Init". | | 05h | 1. Cancel display | | 0311 | 2. Cancel CMOS error flag | | 07h | Cancel 8042 (keyboard controller) Interface Register | | | 2. Initialising and self testing of 8042 (keyboard controller) | | 08h | <ol> <li>Test of special keyboard controllers (Winbond 977 super I/O Chip-series).</li> <li>Enabling of the keyboard-interface register</li> </ol> | | 0Ah | 1. Disabling of the PS/2 mouse interface (optional). | | | 2. Auto-detection of the connectors for Keyboard and mouse, optional: swap of PS/2 mouse ports and PS/2 interfaces. | | 0Eh | Test of the F000h-memory segment (Read/Write ability). In case of an error a signal will come | | | out of the loud speakers. | | 10h | Auto-detection of the flash-rom-type and loading of the suitable Read/Write program into the run time memory segment F000 (it is required for ESCD-data & the DMI-pool-support). | | 12h | Interface-test of the CMOS RAM-logic (walking 1's"-algorithm). Setting of the power status of | | | the real-time-clock (RTC), afterwards test of register overflow. | | 14h | Initialising of the chip-set with default values. They can be modified through a software (MODBIN) by the OEM-customer. | | 16h | Initialise Variable/Routine "Early_Init_Onboard_Generator". | | 18h | CPU auto-detection (manufacturer, SMI type (Cyrix or Intel), CPU-class (586 or 686). | | 1Bh | Initialising if the interrupt pointer table. If nothing else is pretended, the hardware interrupts will point on "SPURIOUS_INT_HDLR and the software interrupts will point on SPURIOUS_soft_HDLR. | | 1Dh | Initialise Variable/Routine EARLY_PM_INIT. | | 1Fh | Load the keyboard table (Notebooks) | | 21h | Initialising of the hardware power management (HPM) (Notebooks) | | 23h | 1. Test the validity of the RTC-values (Example: "5Ah" is an invalid value for an RTC-minute). | | 20 | Load the CMOS-values into the BIOS Stack. Default-values are loaded if CMOS-checksum errors occur. | | | 3. Preparing of the BIOS 'resource map' for the PCI & plug and play configuration. If ESCD is | | | valid, take into consideration the ESCD's legacy information. | | | 4. Initialise the onboard clock generator. Clock circuit at non-used PCI- and DIMM slots. | | | 5. First initialising of PCI-devices: assign PCI-bus numbers - alot memory- & I/O resources - | | | search for functional VGA-controllers and VGA-BIOS and copy the latter into memory segment | | | C000:0 (Video ROM Shadow). | | 27h | Initialise cache memory for INT 09 | | 29h | 1. Program the CPU (internal MTRR at P6 and PII) for the first memory address range (0-640K). | | | 2. Initialising of the APIC at CPUs of the Pentium-class. | | | 3. Program the chip-set according to the settings of the CMOS-set-up (Example: Onboard IDE- | | | controller). 4. Measuring of the CPU clock speed. | | | 5. Initialise the video BIOS. | | 2Dh | Initialise the "Multi-Language"-function of the BIOS | | ZDII | 2. Soft copy, e.g. Award-Logo, CPU-type and CPU clock speed | | 33h | Keyboard-reset (except super I/O chips of the Winbond 977 series) | | 3Ch | Test the 8254 (timer device) | | 3Eh | Test the interrupt Mask bits of IRQ-channel 1 of the interrupt controller 8259. | | 40h | Test the interrupt Mask bits of IRQ-channel 2 of the interrupt controller 8259 | | 43h | Testing the function of the interrupt controller (8259). | | 7011 | | Annex: Post-Codes | Code | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49h | 1. Determination of the entire memory size by revising the last 32-Bit double word of each 64k | | | memory segment. | | | 2. Program "write allocation" at AMD K5-CPUs. | | 4Eh | 1. Program MTRR at M1 CPUs | | | 2. Initialise level 2-cache at CPUs of the class P6 and set the "cacheable range" of the random | | | access memory. | | | 3. Initialise APIC at CPUs of the class P6. | | | 4. Only for multiprocessor systems (MP platform): Setting of the "cacheable range" on the respective smallest value (for the case of non-identical values). | | 50h | Initialise USB interface | | 52h | Testing of the entire random access memory and deleting of the extended memory (put on "0") | | 55h | Only for multi processor systems (MP platform): Indicate the number of CPUs. | | 57h | Indicate the plug and play logo | | | 2. First ISA plug and play initialising – CSN-assignment for each identified ISA plug and play | | | device. | | 59h | Initialise TrendMicro anti virus program code. | | 5Bh | (Optional:) Indication of the possibility to start AWDFLASH.EXE (Flash ROM programming) | | | from the hard disk. | | 5Dh | 1. Initialise Variable/Routine Init_Onboard_Super_IO. | | 001 | 2. Initialise Variable/Routine Init_Onbaord_AUDIO. | | 60h | Release for starting the CMOS set-up (this means that before this step of POST, users are not | | 65h | able to access the BIOS set-up). Initialising of the PS/2 mouse. | | 67h | Information concerning the size of random access memory for function call (INT 15h with AX- | | 0711 | Reg. = E820h). | | 69h | Enable level 2 cache | | 6Bh | Programming of the chip set register according to the BIOS set-up and auto-detection table. | | 6Dh | 1. Assignment of resources for all ISA plug and play devices. | | | 2. Assignment of the port address for onboard COM-ports (only if an automatic junction has | | | been defined in the setup). | | 6Fh | 1. Initialising of the floppy controller | | 701 | 2. Programming of all relevant registers and variables (floppy and floppy controller). | | 73h | Optional feature: Call of AWDFLASH.EXE if: | | | - the AWDFLASH program was found on a disk in the floppy drive. | | | - the shortcut ALT+F2 was pressed. | | 75h | Detection and installation of the IDE drives: HDD, LS120, ZIP, CDROM | | 77h | Detection of parallel and serial ports. | | 7Ah | Co-processor is detected and enabled. | | 7Fh | 1. Switch over to the text mode, the logo output is supported. | | | - Indication of possibly emerged errors. Waiting for keyboard entry. | | | - No errors emerged, respective F1 key was pressed (continue): | | 001 | Deleting of the EPA- or own logo. | | 82h | 1. Call the pointer to the "chip set power management". | | | <ul><li>2. Load the text font of the EPA-logo (not if a complete picture is displayed)</li><li>3. If a password is set, it is asked here.</li></ul> | | 83h | Saving of the data in the stack, back to CMOS. | | 84h | Initialising of ISA plug and play boot drives (also Boot-ROMs) | | 85h | 1. Final initialising of the USB-host. | | | 2. At network PCs (Boot-ROM): Construction of a SYSID structure table | | | 3. Backspace the scope presentation into the text mode | | | 4. Initialise the ACPI table (top of memory). | | | 5. Initialise and link ROMs on ISA cards | | | 6. Assignment of PCI-IRQs | | | 7. Initialising of the advanced power management (APM) | | | 8. Set back the IRQ-register. | | Code | Description | |------|----------------------------------------------------------------------------------------------------------------------------| | 93h | Reading in of the hard disk boot sector for the inspection through the internal anti virus program (trend anti virus code) | | 94h | 1. Enabling of level 2 cache | | | 2. Setting of the clock speed during the boot process | | | 3. Final initialising of the chip set. | | | 4. Final initialising of the power management. | | | 5. Erase the onscreen and display the overview table (rectangular box). | | | 6. Program "write allocation" at K6 CPUs (AMD) | | | 7. Program "write combining" at P6 CPUs (INTEL) | | 95h | Program the changeover of summer-and winter-time | | | Update settings of keyboard-LED and keyboard repeat rates | | 96h | Multi processor system: generate MP-table | | | 2. Generate and update ESCD-table | | | 3. Correct century settings in the CMOS (20xx or 19xx) | | | 4. Synchronise the DOS-system timer with CMOS-time | | | 5. Generate an MSIRQ-Routing table | | C0h | Chip set initialising: | | | - Cut off shadow RAM | | | - Cut off L2 cache (apron 7 or older) | | | - Initialise chip set register | | C1h | Memory detection: | | | Auto detection of DRAM size, type and error correction (ECC or none) | | | Auto detection of L2 cache size (apron 7 or older) | | C3h | Unpacking of the packed BIOS program codes into the random access memory. | | C5h | Copying of the BIOS program code into the shadow RAM (segments E000 & F000) via chipset | | | hook. | | CFh | Testing of the CMOS read/write functionality | | FFh | Boot trial over boot-loader-routine (software-interrupt INT 19h) | # **II Annex: Resources** # A IO Range The used resources depend on setup settings. The given values are ranges, witch are fixed by AT compatibility. Other IO ranges are used, which are dynamically adjusted by Plug & Play BIOS while booting. | Address | Function | |---------|-------------------------------| | 0-FF | Reserved IO area of the board | | 170-17F | IDE2 | | 1F0-1F7 | IDE1 | | 278-27F | LPT2 | | 2E8-2EF | COM4 | | 2F8-2FF | COM2 | | 370-377 | FDC2 | | 378-37F | LPT1 | | 3BC-3BF | LPT3 | | 3E8-3EF | COM3 | | 3F0-3F7 | FDC1 | | 3F8-3FF | COM1 | # **B** Memory Range The used resources depend on setup settings. If the USB boot function or legacy support is enabled, the BIOS uses 16KByte RAM in the range from A0000-FFFFF. If the entire range is clogged through option ROMs, these functions do not work any more. | Address | Function | |-------------|---------------------------| | A0000-BFFFF | VGA-RAM | | C0000-CFFFF | VGA-Bios | | E0000-EFFFF | System-BIOS while booting | | F0000-FFFFF | System-BIOS | # **C** Interrupt The used resources depend on setup settings. The listed interrupts and their use are given through AT compatibility. If interrupts must exclusively be available on the ISA side, they have to be reserved through the BIOS setup. The exclusivity is not given and not possible on the PCI side. | Address | Function | |----------|---------------| | IRQ0 | Timer | | IRQ1 | PS/2 Keyboard | | IRQ2 (9) | (COM3) | | IRQ3 | COM1 | | IRQ4 | COM2 | | IRQ5 | (COM4) | | IRQ6 | FDC | | IRQ7 | LPT1 | | IRQ8 | RTC | | IRQ9 | | | IRQ10 | | | IRQ11 | | Annex: Resources | Address | Function | |---------|-----------------| | IRQ12 | PS/2 Mouse | | IRQ13 | FPU | | IRQ14 | IDE Primary | | IRQ15 | (IDE Secondary) | # **D PCI Devices** All listed PCI devices exist on the board. Some PCI devices or functions of devices may be disabled in the BIOS setup. Once a device is disabled other devices may get PCI bus numbers different from the ones listed in the table. | AD | INTA | REQ | PCI | Dev. | Fct. | Controller / Slot | |----|------|-----|--------|------|------|------------------------------------| | | - | - | 0 | 0 | 0 | Host Bridge ID3580 | | | - | - | 0 | 0 | 1 | ID3584 | | | - | - | 0 | 0 | 3 | ID3585 | | | Α | - | 0 | 2 | 0 | VGA Graphics ID3582 | | | - | - | 0 | 2 | 1 | Graphics Controller ID3582 | | | Α | - | 0 | 29 | 0 | USB UHCI Controller #1 ID24C2 | | | D | - | 0 | 29 | 1 | USB UHCI Controller #2 ID24C4 | | | С | - | 0 | 29 | 2 | USB UHCI Controller #3 ID24C7 | | | Н | - | 0 | 29 | 7 | USB 2.0 EHCl Controller ID24CD | | | - | - | 0 | 30 | 0 | Hub Interface to PCI Bridge ID244E | | | - | - | 0 | 31 | 0 | PCI to LPC Bridge ID24C0 | | | С | - | 0 | 31 | 1 | IDE Controller ID24CB | | | В | - | 0 | 31 | 3 | SMBus Controller ID24C3 | | | В | - | 0 | 31 | 5 | AC '97 Audio Controller ID24C5 | | | В | - | 0 | 31 | 6 | AC '97 Modem Controller ID24C6 | | 21 | Α | | 1 or 2 | 5 | | External Slot (Mini PCI) | | 24 | E | - | 1 or 2 | 8 | 0 | LAN internal ICH4 ID103A | # **E SMB Devices** | Address | Function | | | | | | |---------|---------------------------------|--|--|--|--|--| | 10-11 | Standard slave address ICH4 | | | | | | | 60-61 | Reserved by BIOS | | | | | | | 88-89 | BIOS defined slave address ICH4 | | | | | | | A0-A1 | DIMM 1 | | | | | | | A2-A3 | DIMM 2 | | | | | | | A4-AF | Reserved by BIOS | | | | | | | D2-D3 | ICS950813 | | | | | |